#### **Features** - ISO 11898-2:2016 and SAE J2284-1 to SAE J2284-5 compliant for 2Mbps and 5Mbps CAN FD with wake-up pattern wake-up - Fault voltage up to ±42V for bus pins - Integrated ESD and Surge <u>Transient Voltage</u> <u>Suppressor</u> (TVS) for bus pins - TVS protection Immunities for bus terminals: ±8kV IEC 61000-4-2, Contact Discharge ±10kV IEC 61000-4-2, Air Discharge ±80V IEC 61000-4-5, Surge (8/20μs, 2Ω) - HBM ±5kV ESD protection for all pins - HBM ±8kV ESD protection for bus pins - MM ±400V ESD protection for all pins - High CDM protection up to ±800V for all pins - Latch up immunity up to ±400mA for all pins - High IEC 61000-4-4 <u>E</u>lectrical <u>F</u>ast <u>T</u>ransient (EFT) coupling immunity for bus pins under communication - Capability to withstand ISO7637-2 standard pulses 1, 2a, 3a and 3b - Capability for both low <u>E</u>lectro<u>M</u>agnetic <u>E</u>mission (EME) and high <u>E</u>lectro<u>M</u>agnetic <u>I</u>mmunity (EMI) - Low standby current (12uA, typical) for power saving - V<sub>IO</sub> input allows for direct interfacing with 1.8V to 5V microcontrollers - Ideal passive behavior to CAN bus with supply power off - Transmit Data (TXD) dominant time-out function - Undervoltage detection on the pins of V<sub>CC</sub> and V<sub>IO</sub> power - Current-limitation and thermal shutdown for the driver design - AEC-Q100 qualified # **Applications** - Automotive Electronics - Industrial Control and Instrumentation Networks - Motor Control - Battery Control ## **Description** AZKN9125P is a ±8kV IEC 61000-4-2 protected Controller Area Network (CAN) transceiver IC. It serves as an interface between a CAN protocol controller (MCU) and the physical two-wire CAN bus. This device operates at 5V power supply and is fully compliant with ISO 11898-2:2016 standard for CAN FD application. The data rate of both driver and receiver is up to 5Mbps to support the high-speed application of the CAN FD. AZKN9125P has the capabilities of both the ±40V common mode range of the receiver and the low EME of the transmitter, which has been patented as the Amazing's intellectual property. Moreover, the whole-chip design of the AZKN9125P can sustain high EFT coupling under communication. AZKN9125P is a robust CAN transceiver, which features ±42V fault protection to sustain the DC short voltage on the bus pins. Moreover, AZKN9125P has ±80V surge protection immunity to avoid the possible damage from the EOS events. In addition, the whole-chip ESD protection immunity of AZKN9125P can sustain HBM ±5kV, MM ±400V and CDM ±800V, which is satisfied to overcome the ESD zapping under the worst manufacture environment. #### **Functional Block of AZKN9125P** #### **Thermal Characteristics** | PARAMETER | SYMBOL | Conditions | Value | UNIT | |---------------------------------------------|------------------|------------------------------------|-------|------| | Thermal resistance from virtual junction to | $\theta_{JA}^{}$ | P <sub>H</sub> =70mW under the air | 90.97 | °C/W | | ambient | | flow rate = 0 (m/s) in the | | | | ambient | | ambient temperature [2] | | | <sup>[1]</sup> The thermal resistance between virtual junction and ambient is $\theta_{JA}$ = (T<sub>J</sub> - T<sub>AMB</sub>)/P<sub>H</sub>, where T<sub>J</sub> is the virtual junction temperature and T<sub>AMB</sub> is the ambient temperature under the power dissipation of P<sub>H</sub>. ## Absolute Maximum Ratings 111 | PARAMETER | | SYMBOL | MIN | MAX | UNIT | |-----------------------------------------------------------------------------------------------|------------|---------------------------|------|-----|------| | DC voltage on CANH, CANL | | $V_{CANH}, V_{CANL}$ | -42 | 42 | V | | DC voltage between pin CANH and pin CANL | | V <sub>(CANH-CANL)</sub> | -50 | 50 | V | | DC voltage on all other pins | | $V_X$ | -0.3 | 7 | V | | Transient voltage on pins CANH and CANL For ISO 7637-2 pulse 1 | 2] | $V_{trt1}$ | -100 | • | V | | Transient voltage on pins CANH and CANL For ISO 7637-2 pulse 2a | 2] | V <sub>trt2a</sub> | - | 75 | | | Transient voltage on pins CANH and CANL For ISO 7637-2 pulse 3a | 2] | $V_{trt3a}$ | -150 | - | V | | Transient voltage on pins CANH and CANL For ISO 7637-2 pulse 3b | 2] | $V_{trt3b}$ | - | 100 | V | | System-level ESD (IEC 61000-4-2, Contact Discharge) at pins CANH, CANL | | V <sub>ESD(contact)</sub> | -8 | 8 | kV | | System-level ESD (IEC 61000-4-2, Air-Gap Discharge) at pins CANH, CANL | | $V_{ESD(air)}$ | -10 | 10 | kV | | Surge (IEC 61000-4-5) at pins CANH, CANL [5] | 3] | $V_{SURGE}$ | -80 | 80 | V | | HBM ESD ( <u>H</u> uman <u>B</u> ody <u>M</u> odel; 100pF; 1.5 $k\Omega$ ) at any pins | [4] | $V_{HBM}$ | -5 | 5 | kV | | HBM ESD ( <u>H</u> uman <u>B</u> ody <u>M</u> odel; 100pF; 1.5 $k\Omega$ ) at pins CANH, CANL | <u>[4]</u> | $V_{HBM}$ | -8 | 8 | kV | | MM ESD ( <u>Machine Model; 200pF) at any pins</u> | <u>5]</u> | $V_{MM}$ | -400 | 400 | V | | CDM ESD ( <u>C</u> harged <u>D</u> evice <u>M</u> odel; field induced charge) at any pins | [6] | $V_{CDM}$ | -800 | 800 | V | | Virtual junction temperature | | T <sub>J</sub> | -40 | 150 | °C | | Storage temperature | | T <sub>STO</sub> | -55 | 150 | °C | <sup>[1]</sup> Stresses listed above may cause permanent damage to the device under "Maximum Ratings". This is a stress rating only and functional operation of the device at those or other conditions above those indicated in the operational listings of this specification are not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. <sup>[2]</sup> According to JEDEC JESD51-2 and JESD51-7 at natural convection on 2s2p board with two inner copper layers (Power/Ground thickness: 35 um; Signal thickness: 70 um). <sup>[2]</sup> Verified by thirty-party to ensure both CANH and CANL can withstand ISO 7637-2 automotive transient test pulses 1, 2a, 3a and 3b. The DUT is evaluated by the DCC method with coupling capacitance of 1nF connected between the pulse source and the cable of CANH and CANL respectively, which is shown in Figure 7. <sup>[3]</sup> Applied surge source voltage: $tp=8/20\mu s$ , $2\Omega$ source impedance. <sup>[4]</sup> Verified by thirty-party referred to AEC Q100-002 <sup>[5]</sup> Verified by thirty-party referred to AEC Q100-003 <sup>[6]</sup> Verified by thirty-party referred to AEC Q100-011 ### **DC Electrical Characteristics** (V<sub>CC</sub>=4.75V to 5.25V; V<sub>IO</sub>=1.7V to 5.25V; T<sub>AMB</sub>= -40 °C to +125 °C; R<sub>L</sub>=60 $\Omega$ unless otherwise noted. Typical values are at V<sub>CC</sub>=5V; V<sub>IO</sub>=3.3V and T<sub>AMB</sub>= 25 °C) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--------------------|----------| | Internal Supply : V <sub>CC</sub> | | | | | | | | Supply voltage | V <sub>CC</sub> | | 4.75 | - | 5.25 | V | | Undervoltage detection voltage on pin V <sub>CC</sub> | $V_{\text{uvd(VCC)}}$ | | 3.5 | 4.0 | 4.5 | V | | | | Standby mode | | | | | | | | $V_{TXD}=V_{IO}$ | - | 12 | 20 | μΑ | | | | Normal mode | | | | 1 | | | | Recessive; V <sub>TXD</sub> =V <sub>IO</sub> | 2.5 | 5 | 12 | mA | | Supply current | I <sub>cc</sub> | Dominant; V <sub>TXD</sub> =0V | 20 | 40 | 70 | mA | | | | Dominant; V <sub>TXD</sub> =0V;<br>Short circuit on bus lines;<br>-3V < (V <sub>CANH</sub> =V <sub>CANL</sub> ) < +18V | 2.5 | 90 | 120 | mA | | Internal Supply : V <sub>IO</sub> | | | | | | | | Supply voltage on pin VIO | V <sub>IO</sub> | | 1.7 | - | 5.5 | V | | Undervoltage detection voltage on pin V <sub>IO</sub> | $V_{uvd(VIO)}$ | | - | 1.4 | - | > | | | | Standby mode | | | | | | | | $V_{TXD}=V_{IO}$ | - | 0.07 | 1 | μΑ | | Supply current | I <sub>IO</sub> | Normal mode | | | | | | | | Recessive; V <sub>TXD</sub> =V <sub>D</sub> | - | 20 | 80 | μΑ | | | | Dominant; V <sub>TXD</sub> =0V | - | 120 | 350 | μΑ | | Bus lines : CANH and CAN | L | | | | | | | | | Normal Mode; $V_{TXD}$ =0V; $t < t_{to(dom)TXD}$ | | | | | | Dominant output voltage | V <sub>O(dom)</sub> | pin CANH;<br>RL = 50 $\Omega$ to 65 $\Omega$ | 2.75 | 3.5 | 4.5 | V | | | | pin CANL;<br>RL = 50 $\Omega$ to 65 $\Omega$ | 0.5 | 1.5 | 2.25 | <b>V</b> | | Transmitter dominant voltage symmetry | $V_{\text{dom(TX)sym}}$ | V <sub>dom(TX)sym</sub> =<br>VCC-V <sub>CANH</sub> -V <sub>CANL</sub> | -400 | - | +400 | mV | | Transmitter voltage symmetry | $V_{TXsym}$ | $V_{TXsym} = V_{CANH} + V_{CANL};$ [2] $f_{TXD} = 250 \text{KHz}, 1 \text{MHz}$ and $2.5 \text{MHz};$ [3] $C_{SPLIT} = 4.7 \text{nF}$ | 0.9V <sub>cc</sub> | - | 1.1V <sub>cc</sub> | | | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------|---------------------------------------|----------------------------------------------------------|------|--------------------|------|------| | | | Normal Mode; V <sub>TXD</sub> =0V; | | | | | | | | $t < t_{to(dom)TXD}$ | | | | | | | | $R_L = 50 \Omega$ to $65 \Omega$ | 1.5 | - | 3 | V | | Bus differential output | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | $R_L = 45 \Omega$ to $70 \Omega$ | 1.4 | - | 3.3 | V | | voltage | $V_{O(dif)bus}$ | $R_L = 2240 \Omega$ | 1.5 | - | 5 | V | | | | recessive; no load | | | | | | | | Normal mode; V <sub>TXD</sub> =V <sub>IO</sub> | -50 | - | +50 | mV | | | | Standby mode | -0.2 | - | +0.2 | V | | Recessive output voltage | V <sub>O(rec)</sub> | Normal mode; V <sub>TXD</sub> =V <sub>IO</sub> ; no load | 2 | 0.5V <sub>CC</sub> | 3 | V | | | | Standby mode; no load | -0.1 | - | +0.1 | V | | | | $V_{CM(CAN)} = -40V \text{ to } +40V$ [1] | | | | | | Receiver recessive voltage | $V_{rec(RX)}$ | Normal mode | -4 | - | 0.5 | V | | _ | , , | Standby mode | -4 | - | 0.4 | V | | | | $V_{CM(CAN)} = -40V \text{ to } +40V$ [1] | | | | | | Receiver dominant voltage | $V_{dom(RX)}$ | Normal mode | 0.9 | - | 9 | V | | | 22( , | Standby mode | 1.15 | - | 9 | V | | | | $V_{CM(CAN)} = -40V \text{ to } +40V$ [1] | | | | | | Differential receiver | $V_{th(RX)dif}$ | Normal mode | 0.5 | 0.7 | 0.9 | V | | threshold voltage | | Standby mode | 0.4 | 0.78 | 1.15 | V | | Differential receiver | | $V_{CM(CAN)} = -40V \text{ to } +40V$ [1] | | | | | | hysteresis voltage | $V_{hys(RX)dif}$ | Normal mode | | 120 | | mV | | , | | Normal Mode; V <sub>TXD</sub> =0V; | | | | | | | | $t < t_{to(dom)TXD}$ ; $V_{CC}=5V$ | | | | | | Dominant short-circuit | | Pin CANH; | | | | _ | | output current | I <sub>O(SC)dom</sub> | V <sub>CANH</sub> =-15V to 40V | -115 | -80 | | mA | | · | | Pin CANL; | | | | _ | | | | V <sub>CANL</sub> =-15V to 40V | | 80 | 115 | mA | | Recessive short-circuit | | Normal mode; V <sub>TXD</sub> =V <sub>IO</sub> | _ | | ı | | | output current | I <sub>O(SC)rec</sub> | $V_{CANH} = V_{CANL} = -27V$ to $+32V$ | -5 | - | +5 | mA | | | | V <sub>CC</sub> = V <sub>IO</sub> =0V or | | | | | | Lastara a sure | | $V_{CC} = V_{IO} = $ shorted to | _ | | | | | Leakage current | I <sub>L</sub> | ground via 47 kΩ; | -5 | - | +5 | μA | | | | V <sub>CANH</sub> =V <sub>CANL</sub> =5V | | | | | | Les Constates and | Б | -2V≦V <sub>CANH</sub> ≦+7V; | _ | 4.5 | 00 | 1.0 | | Input resistance | R <sub>i</sub> | -2V≦V <sub>CANL</sub> ≦+7V | 9 | 15 | 28 | kΩ | | The Constitution of the | AD | 0V≦V <sub>CANH</sub> ≦+5V; | | | . 0 | 0/ | | Input resistance deviation | $\Delta R_i$ | $0V \le V_{CANL} \le +5V$ | -3 | _ | +3 | % | | Difference of all the second and a second | Б | -2V≦V <sub>CANH</sub> ≦+7V; | 40 | 00 | 50 | 1.0 | | Differential input resistance | $R_{i(dif)}$ | -2V≦ V <sub>CANL</sub> ≦+7V | 19 | 30 | 52 | kΩ | | Common-mode input capacitance | C <sub>i(cm)</sub> | [2] | - | - | 20 | pF | | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-----------------|-----------------------------------------|---------------------|------|----------------------|------| | Differential input | 0 | [2] | | | 10 | , F | | capacitance | $C_{i(dif)}$ | | | - | 10 | pF | | Temperature Protection | | | | | | | | Shutdown temperature | $T_{J(sd)}$ | [2] | - | 190 | - | °C | | Standby mode control inpu | | | | | | | | High-level input voltage | V <sub>IH</sub> | | $0.7V_{IO}$ | - | V <sub>IO</sub> +0.3 | V | | Low-level input voltage | V <sub>IL</sub> | | -0.3V <sub>IO</sub> | - | +0.3V <sub>IO</sub> | V | | High-level input current | I <sub>IH</sub> | V <sub>STB</sub> =V <sub>IO</sub> | -1 | - | +1 | μA | | Low-level input current | I <sub>IL</sub> | V <sub>STB</sub> =0V | -15 | -4 | -0.7 | μΑ | | Transmit data input : TXD | | | | | | | | High-level input voltage | V <sub>IH</sub> | | 0.7V <sub>IO</sub> | - | V <sub>IO</sub> +0.3 | V | | Low-level input voltage | $V_{IL}$ | | -0.3V <sub>IO</sub> | - | +0.3V <sub>IO</sub> | V | | High-level input current | I <sub>IH</sub> | $V_{TXD}=V_{IO}$ | -5 | - | +5 | μA | | Low-level input current | I <sub>IL</sub> | V <sub>TXD</sub> =0V | -300 | -90 | -10 | μΑ | | Input capacitance | C <sub>i</sub> | [2] | - | 5 | 10 | pF | | Receive data output : RXD | | | | | | | | High-level output current | I <sub>OH</sub> | V <sub>RXD</sub> =V <sub>IO</sub> -0.4V | -11 | -4.5 | -1 | mA | | Low-level output current | I <sub>OL</sub> | V <sub>RXD</sub> =0.4V; bus dominant | 0.7 | 6.5 | 15 | mA | <sup>[1]</sup> $V_{\text{CM(CAN)}}$ is the common mode voltage of CANH and CANL. # **Switching Characteristics** (V<sub>CC</sub>=4.75V to 5.25V; V<sub>IO</sub>=1.7V to 5.25V; T<sub>AMB</sub>= -40 $^{\circ}$ C to +125 $^{\circ}$ C; R<sub>L</sub>=60 $\Omega$ unless otherwise noted. Typical values are at V<sub>CC</sub>=5V; V<sub>IO</sub>=3.3V and T<sub>AMB</sub>= 25 $^{\circ}$ C) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------------------------------------------------------------|----------------------------|------------------------------------------------|-----|-----|-----|------|--| | Transceiver timing; pins CANH, CANL, TXD and RXD; see Figure 1 and Figure 6 | | | | | | | | | Delay time from TXD to bus dominant | t <sub>d(TXD-busdom)</sub> | Normal mode | - | 40 | ı | ns | | | Delay time from TXD to bus recessive | t <sub>d(TXD-busrec)</sub> | Normal mode | - | 55 | ı | ns | | | Delay time from bus dominant to RXD | t <sub>d(busdom-RXD)</sub> | Normal mode | - | 65 | ı | ns | | | Delay time from bus recessive to RXD | t <sub>d(busrec-RXD)</sub> | Normal mode | - | 85 | - | ns | | | Propagation delay from TXD to RXD | t <sub>PD(TXD-RXD)</sub> | Normal mode | 50 | - | 230 | ns | | | Bit time on Bus | 4 | $t_{bit(TXD)}$ =500ns [1] | 435 | - | 530 | ns | | | Bit time on bus | t <sub>bit(Bus)</sub> | $t_{bit(TXD)}$ =200ns [1] | 155 | | 210 | ns | | | Dit time on his DVD | | $t_{bit(TXD)}$ =500ns | 400 | - | 550 | ns | | | Bit time on pin RXD | t <sub>bit(RXD)</sub> | $t_{bit(TXD)}$ =200ns | 120 | | 220 | ns | | | | | $\Delta t_{Rec} = t_{bit(RXD)} - t_{bit(Bus)}$ | | | | | | | Receiver timing symmetry | $\Delta t_{Rec}$ | t <sub>bit(TXD)</sub> =500ns | -65 | - | +40 | ns | | | | | t <sub>bit(TXD)</sub> =200ns | -45 | - | +15 | ns | | <sup>[2]</sup> Not tested in production; guaranteed by design. <sup>[3]</sup> The test circuit used to measure the bus output voltage symmetry (which includes C<sub>SPLIT</sub>) is shown in <u>Figure 8</u>. | PARAMETER | SYMBOL | CONDITIONS | | IIN | TYP | MAX | UNIT | |-----------------------------------|----------------------------|-----------------------------------|-----|-----|-----|-----|------| | TXD dominant time-out time | $\mathbf{t}_{to(dom)TXD}$ | V <sub>TXD</sub> =0V; Normal mode | C | 8.0 | 3 | 8 | ms | | Bus dominant wake-up time | t <sub>wake(busdom)</sub> | Standby mode [2] | C | ).5 | 1.7 | 3 | μs | | Bus recessive wake-up time | t <sub>wake(busrec)</sub> | Standby mode [2] | C | ).5 | 1.7 | 3 | μs | | Bus wake-up time-out time | t <sub>to(wake)bus</sub> | Standby mode [2] | C | 8.0 | 3.5 | 8 | ms | | Bus wake-up filter time | t <sub>fltr(wake)bus</sub> | Standby mode [2] | C | .5 | 1 | 3 | μs | | Standby to normal mode delay time | t <sub>d(stb-norm)</sub> | [3 | 1 2 | 20 | 34 | 55 | μs | <sup>[1]</sup> See Figure 2. <sup>[2]</sup> See Figure 3. <sup>[3]</sup> See Figure 4. # **Pin Configuration** # **Pin Function Description** | Pin Number | Mnemonic | Function | | | |------------|-----------------|--------------------------------------------------------|--|--| | 1 | TXD | Transmit data input | | | | 2 | GND | Ground supply | | | | 3 | V <sub>cc</sub> | Supply voltage | | | | 4 | RXD | Receive data output; reads out data from the bus lines | | | | 5 | V <sub>IO</sub> | Supply voltage for I/O level adapter. | | | | 6 | CANL | LOW-level CAN bus line | | | | 7 | CANH | HIGH-level CAN bus line | | | | 8 | STB | Standby mode control input | | | ## **Detail Description of Part** AZKN9125P is a high-speed CAN transceiver compliant with the ISO 11898-2:2016. The $V_{IO}$ supply pin should be connected to supply voltage of microcontroller (see <u>Figure 5</u>). The $V_{IO}$ allows the supply range from 1.7V to 5.5V of the microcontroller to adjust the I/O signal levels of the TXD, RXD, and STB pins. ## **Operation Modes** The normal and standby are two operating modes for AZKN9125P, which are selected by STB pin. The detail description of the operating modes related to both bus pins and RXD pin is listed in the <u>Table1</u>. #### Normal mode When STB pin ties to logic LOW, AZKN9125P will switch to the normal mode. In the normal mode, the driver will translate the logic state of TXD to differential output of HS CAN. The data rate of driver is up to the 5Mbps with both the controlled slew rate and common mode voltage, which is Amazing's property. So that the driver performs the low common mode noise and has the low EME performance, which is evaluated by IEC 61967-4. The normal receiver with the ±40V common mode range operates in the normal mode, which is also Amazing's property. The normal receiver translates the differential signal of HS CAN to the digital output of RXD with data rate up to 5Mbps. The EM Immunity of normal receiver is evaluated by IEC 62132-4. The loop delay symmetry from TXD to RXD is optimized by both driver and normal receiver in AZKN9125P. #### Standby mode When the STB ties to logic HIGH, AZKN9125P will switch to the standby mode. In the standby mode, both the driver and normal receiver are turned off so that the bus pins are biased to GND to save $V_{\rm CC}$ power. Only the low power receiver operates to monitor the activity of the bus so as to inform the microcontroller if go to the normal mode or not. In standby mode, the wake-up filter on the output of the low-power receiver ensures that only bus dominant and bus recessive states that persist longer than $t_{fltr(wake)bus}$ are reflected on pin RXD after a wake-up pattern has been detected. Therefore, the data on RXD is not exact but is a wake-up signal to microcontroller. The bus pins of AZKN9125P bias to GND via input resistor so that it is passive behavior in the standby mode. #### Remote wake-up via the CAN bus For avoiding spurious wake-up event, AZKN9125P could be awake from standby mode only when a wake-up pattern defined by ISO 11898-2:2016 is detected on bus. This dedicated wake-up pattern consists of three states. - a dominate state > t<sub>wake(busdom)</sub> followed by - a recessive state > t<sub>wake(busrec)</sub> followed by - a dominate state > t<sub>wake(busdom)</sub> Before a complete wake-up pattern is detected, dominate and recessive bits which are shorter than $t_{\text{wake(busdom)}}$ and $t_{\text{wake(busrec)}}$ respectively will be ignored and pin RXD will be kept logic high. This dominate-recessive-dominate pattern must be received within $t_{to(wake)bus}$ (see <u>Figure 3</u>). Otherwise, the internal wake-up logic will be reset Therefore, the complete wake-up pattern must be resent again to trigger a valid wake-up event. After a complete wake-up pattern is detected, bus dominant or bus recessive states that persist longer than $t_{fltr(wake)bus}$ will be reflected on pin RXD. AZKN9125P will remain in standby mode until microcontroller ties STB pin to logic LOW. #### **Fail-safe Protection** #### TXD dominant time-out function The function of "TXD dominant time-out" prevents the failure of the hardware or software from keeping the bus in the dominate state. The failure causes the bus to be blocked all communication. The timer of "TXD dominate time-out" is started when TXD pin is set to LOW. If the time of TXD pin in the LOW state is longer than $t_{to(dom)TXD}$ , the driver will be turn off to release the bus. The timer of "TXD dominate time-out" will be reset when TXD pin is set to HIGH. Therefore, the minimum data rate of 25kbps is defined by the function of "TXD dominant time-out". #### Pull-up of TXD and STB input pins The pins of both TXD and STB with internal pull-ups to $V_{\text{IO}}$ are safe-guarantee design due to one or both of these pins in floating condition. When TXD pin is internally pulled up, the transmitter is forced into the recessive state. When STB pin is internally pulled up, AZKN9125P is forced into the low power standby mode. By the way, the pull-up currents will be generated if the pins are biased to low state. In standby mode, both pins should be held HIGH to reduce the current. #### Undervoltage detection on pins V<sub>CC</sub> and V<sub>IO</sub> When $V_{CC}$ drops below the $V_{CC}$ undervoltage detection level $V_{uvd(VCC)}$ or $V_{IO}$ drops below the $V_{IO}$ undervoltage detection level $V_{uvd(VIO)}$ , the transceiver will switch to off mode. The logic state of STB and TXD pins will be ignored and the transceiver will switch off and disengage from the bus (zero load) until $V_{CC}$ and $V_{IO}$ have been recovered. The undervoltage detection is the protection function to avoid the abnormal operation of $V_{CC}$ and $V_{IO}$ power. #### Overtemperature protection When the virtual junction temperature exceeds the shutdown junction temperature, $T_{J(sd)}$ , the output of the drivers will be disabled to protect AZKN9125P from burn out issue. In this state, both CANH and CANL are biased to the recessive level no matter what the logic level of TXD pin is and the receiver still remains operational. When the temperature falls below $T_{J(sd)}$ , the overtemperature protection will be released. The typical $T_{J(sd)}$ is designed as $190^{\circ}\text{C}$ under $V_{CC} = 5.0\text{V}$ . ## **High-Immunity Communication** #### High EFT coupling Immunity AZKN9125P has high EFT coupling immunity on the bus line under the normal operation. The output of transmitter (CANH and CANL) and the output of receiver (RXD) could be recovered after next bit when the high voltage the pulse of EFT coupled to the bus line through the coupling box (CCC method), as <u>Figure 7</u>. So the AZKN9125P has more ability to communicate with low <u>Bit-Error-Rate</u> (BER) under the high noise environment. ## **High Protection for All Pins** #### ±8kV System-level ESD for CANH and CANL AZKN9125P is embedded high voltage ±42V TVS on the pins of CANH and CANL to achieve IEC 61000-4-2 contact ±8kV of the system-level ESD protection. In the evaluation of system-level ESD, both CANH and CANL of AZKN9125P are zapped by ESD gun referred to GND on the evaluation board. #### Basic surge protection for CANH and CANL AZKN9125P pass $\pm 80$ V of the IEC 61000-4-5 (8/20µs) with 2 $\Omega$ of source impedance for directly injection. With both the surge and fault protection, AZKN9125P can efficiently prevent the EOS event in the harsh environment. #### HBM 5kV, MM 400V and 800V CDM for all pins To achieve the high reliability and high assembly yield rate, AZKN9125P have high ESD specification of the component-level for both HBM and MM. With the high robust whole-chip ESD protection, AZKN9125P can still sustain no matter the ESD pulse comes from power pin or the I/O pins. For the IC self-discharge issue, the CDM protection level of AZKN9125P is up to ±800V. Table 1. Operating modes | ST | B Pin | Low | High | |----------|----------|------------|----------------------------| | М | ode | Normal | Standby | | Bus pins | | Dominant / | Bias to GND <sup>[1]</sup> | | (CANF | I, CANL) | Recessive | | | RXD | High | Recessive | No Wake-up | | IXD | Low | Dominant | Wake-up <sup>[1]</sup> | <sup>[1]</sup> In standby mode, the standby RX is active to wake-up MCU. Figure 1. Timing diagram of the CAN transceiver. Figure 2. Timing diagram for loop delay symmetry. Figure 3. Timing diagram for wake-up pattern Figure 4. Timing diagram for the delay of the standby to normal mode. Figure 5. Typical application circuit for AZKN9125P with 3.3V or 1.8V MCU. Figure 6. CAN transceiver timing test circuit. Figure 7. ISO7637-2 and EFT coupling test circuit for AZKN9125P. Figure 8. Test circuit for measuring transmitter driver symmetry. # **Mechanical Details** # PACKAGE DIAGRAMS TOP VIEW **SIDE VIEW** **END VIEW** #### **PACKAGE DIMENSIONS** | | Millim | eters | Incl | hes | |--------|--------|----------|-------|-------| | Symbol | min | Max | min | max | | Α | 1.35 | 1.75 | 0.053 | 0.069 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | A2 | 1.25 | 1.55 | 0.049 | 0.061 | | b | 0.33 | 0.51 | 0.013 | 0.020 | | С | 0.17 | 0.26 | 0.007 | 0.010 | | D | 4.70 | 5.10 | 0.185 | 0.201 | | Е | 3.70 | 4.10 | 0.146 | 0.161 | | E1 | 5.80 | 6.20 | 0.228 | 0.244 | | е | 1.27 | 1.27 BSC | | BSC | | L | 0.40 | 1.27 | 0.016 | 0.050 | | θ | 0 | 8 | 0 | 8 | # **MARKING CODE** K9125P = Device Code WW = Date Code; XX = Control Code G = Green Part Indication | Part Number | Marking Code | |------------------------|--------------| | 4.71/4.10.4.0F.D.D.D.O | K9125P | | AZKN9125P.RDG | WWXXG | ±42V Fault Protected High-Speed CAN Transceiver with IEC 61000-4-2 contact ±8kV ESD Protection # **Ordering Information** | PN# | Material | Туре | Reel size | MOQ | MOQ/internal box | MOQ/carton | |---------------|----------|------|-----------|------------|------------------|------------------------| | AZKN9125P.RDG | Green | T/R | 13 inch | 2,500/reel | 1 reel=2,500/box | 5 boxes =12,500/carton | # **Revision History** | Revision Date | Modification Description | |---------------|--------------------------| | 2023/08/17 | Formal Release | | | | | | |